# DR. BABASAHEB AMBEDKAR TECHNOLOGICAL UNIVERSITY, LONERE – RAIGAD -402 103 Semester Examination – December - 2018 Branch: Computer Science and Engineering Subject with Subject Code:- Computer Architecture & Organization(BTCOC304) Marks: 60 Date:-7/12/2018 Time:- 3 Hr. #### **Instructions to the Students** - 1. Each question carries 12 marks. - 2. Attempt **any five** questions of the following. - 3. Illustrate your answers with neat sketches, diagram etc., wherever necessary. - 4. If some part or parameter is noticed to be missing, you may appropriately assume it and should mention it clearly | | | (Marks) | |------|------------------------------------------------------------------------------------------------|--------------------| | Q.1. | a) Describe the structural overview of computer. | (5) | | | b) Define stored program concept and Explain Von Neumann's Architecture with di | iagram. (7) | | Q.2. | a) List assembler directives? Assuming any assembler, give the necessary | | | | directives required for any program. | (5) | | | b) Explain in detail different types of addressing modes. | (7) | | Q.3. | a) Convert (100.125) <sub>10</sub> in IEEE-754 single precision floating point representation. | (5) | | | b) Sketch and explain flowchart for multiplication of floating point numbers. | (7) | | Q.4. | a) Encode the data 1101 in even parity by using Hamming Code. | (5) | | | b) Elaborate various types of ROM: Magnetic as well as optical | (7) | | Q.5. | a) Discuss Micro operations to execute an instruction MOV R1,R2. | (5) | | | b) Explain Wilki's design of Micro programmed Control Unit. | (7) | | Q.6. | a) Explain Instruction Pipelining. | (5) | | - 6 | b) Discuss Interrupt Driven I/O. Compare it with Programmed I/O and explain types | s of Interrupts (7 | http://www.batuonline.com ### undefined ## DR. BABASAHEB AMBEDKAR TECHNOLOGICAL UNIVERSITY, LONERE #### **End Semester Examination – Summer 2019** **Course: B. Tech in Computer Engineering** Sem: III **Subject Name: Computer Architecture and Organization** **Subject Code: BTCOC304** Max Marks: 60 Duration: 3 Hr. Date: 31/05/19 #### Instructions to the Students: - Solve ANY FIVE questions out of the following. - The level question/expected answer as per OBE or the Course Outcome (CO) on which the question is based is mentioned in () in front of the question. - 3. Use of non-programmable scientific calculators is allowed. - 4. Assume suitable data wherever necessary and mention it clearly. Marks (Level/CO) Q. 1 Solve Any Four of the following. A) Differentiate between Big and Little endian. Why are transfer of control Informative/Easy instructions needed? B) A digital computer has a common bus system for 16 registers of 32 bits Synthesis/Logical each. The bus is constructed with multiplexers. (i) How many selection inputs are there in each multiplier? (ii) What sizes of multiplexers are needed? (iii) How many multiplexers are there in the bus? C) Enlist the design issues of computer organisation with explanation. For Application/ move and add instructions, the format is load location 1, location 2 and add Average Level R1, R0. Is it possible to use fewer instructions to accomplish the task? If yes, then elaborate your answer and give the proper sequence. **D)** Why a format that allows multiple words to be use for a single instruction Understanding would be needed to represent an instruction set? Why there is need of /Easy computer organization? E) Represent the decimal values 5,-2,14,-10 as signed seven bit numbers in Informative/ following binary formats. Average a) Signed and Magnitude b) 1's complement c) 2's complement. Q.2 Solve Any Four of the following. **A)** Why is RISC architecture better suited for pipeline processing than CISC? Info/Average Which architecture is more common in mobile phones RISC or CISC? B) What is the purpose of integer arithmetic and describe the role of overflow in addition and subtraction operations of integer arithmetic? Calculate (72530-48960) using tens complement arithmetic. Assume rules similar to those for two complement arithmetic. C) A memory byte location contains the pattern 00101100. What does this pattern represents when interpreted as a binary number? What does it represent as ASCII code? How two's complement relates with subtraction 12 12 Understanding/ Understanding 15F8A8CAEE76137CDEFD5C570E7ECDB8 ## undefined | | rule? Write proper reason and example. | Hard | 7675 | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------| | D) | Discuss the need of variable length instruction format. How many bits wide memory address have to be if the computer had 16 MB of memory? | Tough Level/ Synthesis | | | E) | How do you improve the cache performance? How many check-bits are needed if the hamming error correction code is used to detect single bit errors in a 2048 bit data word? | Application | | | Q. 3 | Solve the following. | | 12 | | A) | Discuss difference between dynamic and static RAM in terms of characteristics such as speed, size and cost. What is the basic advantage of using interrupt initiated data transfer over transfer under program control without an interrupt? | Understanding | | | B) | How is the syndrome for the Hamming code interpreted? Suppose that the processor has access to two levels of memory. Level 1 contains 1000 words and has an access time of 0.01 microseconds; level 2 contains 1,00,000 words and has an access time of 0.1 microseconds. Assume that if a word to be accessed in level 1, then the processor accesses it directly. If it is in level 2, then the word is first transferred to level 1 and then accessed by the processor. Suppose 95% of the memory accesses are found in the cache. Then, what should be the average time to access a word? | Info/Average | V | | Q.4 | Solve Any four of the following. | | 12 | | A) | Differentiate virtual with main memory? | Info | | | B) | Consider a cache with a line size of 32 bytes and a main memory that requires 30 ns to transfer a 4 byte word. For any line that is written at least ones before being swapped out of the cache, what is the average number of times that the line must be written before being swapped out for a write-back cache to be more efficient than a write-through cache? | Understanding | | | C) | Give the difference between sequential, random and direct access. | Info | | | D) | A set associative cache consists of 64 lines or slots divided into four line sets. Main memory contains 8K blocks of 64 words each. Show the format of main memory addresses. | Application | | | E) | How the memory is organized? | Info | | | Q. 5 | Attempt any four of the following. | | 12 | | <b>A</b> ) | When a DMA module takes control of a bus and while it retains control of the bus, what does the processor do? | Understanding | | | <b>B</b> ) | What is the difference between isolated I/O and memory mapped I/O? Why does DMA have priority over the CPU when both request a memory transfer? | Info | | | <b>C</b> ) | When a device interrupt occurs, how does the processor determine which device issued the interrupt? | Average/<br>Understanding | | | <b>D</b> ) | How three techniques have defined and differentiated for performing Input/Output? | Info | | | <b>E</b> ) | What is parity bit? How does SDRAM differ from ordinary DRAM? | Info/Synthesis | | ## Q. 6 Attempt the following. - **A)** Explain the difference between hardwired control and micro-programmed control. What are different stages of a pipe? - **B)** Why does an assembly line in a manufacturing plant refer to as pipelining? Discuss the need of instruction pipe-lining. - C) Many pipelined processors use four to six stages. Others divide instruction execution into smaller steps and use more pipeline stages and a faster clock. Considering the above scenario, for fast operations what would you suggest in terms of pipeline stages? How we relate instructions and microoperations? What is the overall function of a processor's control unit? Informative/ Logical/ Reasoning based Reasoning/Info Application/ Understanding **END** | DR. B. | ABASAHEB AMBEDKAR TECHNOLOGICAL UNIVERSITY, LONERE – | RAIGAD -40 | 02 103 | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------| | | Winter Semester Examination – Dec - 2019 | | | | Branch: | B.Tech. (Computer Engineering) | Sem: III | 7000 | | ubject | with Subject Code: Computer Architecture & Organization[BTCOC304] | Marks:60 | 0,00 | | ate:- 1 | 7-12-2019 | Time: 3 H | irs | | ıstruct | ions to the Students: | 65.27.27.43.6<br>2.45.7.43.6 | 3000<br>1000 | | | Each question carries 12 marks. | | 7306<br>7306 | | | . Attempt any five questions of the following. | | 15.VA | | | . Illustrate your answers with neat sketches, diagram etc., wherever necessary. | | | | | . If some part or parameter is noticed to be missing, you may appropriately assume clearly. | n and should | menuc | | Q.1 | Solve any following questions. | 2 1 1 2 0 0 1 C | | | (A) | What, in general terms, is the distinction between computer organization an architecture? | d computer | 06 | | (B) | Explain the computer: the top level structure with structural component with diagram. | neat sketch | 06 | | Q. 2 | Attempt the following questions. | | | | (A) | Enlist and explain any two addressing modes. Given the following memory value address machine with an accumulator, what values do the following instructions accumulator? • Word 20 contains 40. | | 06 | | | 7) Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y | | | | | <ul><li>Word 30 contains 50.</li><li>Word 40 contains 60</li></ul> | | | | | <ul> <li>Word 40 contains 60</li> <li>Word 50 contains 70.</li> </ul> | | | | | a. LOAD IMMEDIATE 20 b. LOAD DIRECT 20 c. LOAD INDIRECT 20 d. LOAD IMMEDIATE 30 | | | | (B) | | | | | Is s | Convert the following instruction into Accumulator based CPU, Register based C Instruction:(A*B)-(R+Z)/T | CPU. | 03 | | | Is RISC better than CISC? Illustrate your answer with example of processor. | | 03 | | Q.3 | Attempt the following questions. | | | | <b>(A)</b> | Given $x = 1011$ and $y = 1001$ in twos complement notation (i.e., $x = -5$ , $y = -7$ ), compute the product $p = x * y$ with Booth's algorithm flowchart. | draw and | 06 | | <b>(B)</b> | Show how the following floating-point additions are performed (where significan | nts are | 06 | | | truncated to 4 decimal digits). Show the results in normalized form. a. $5.566 \times 10^2 \times 7.777 \times 10^3$ | 3,39 | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | b. $3.344 \times 10^1 + 8.877 \times 10^{-2}$ | | | | c. 6.21×10 <sup>5</sup> ÷8.877×10 <sup>1</sup> | 887. | | Q.4 | Attempt the following questions. | | | (A) | What are the differences among direct mapping, associative mapping, and set-associative mapping? A set-associative cache consists of 64 lines, or slots, divided into four-line sets. Main memory contains 4K blocks of 128 words each. Show the format of main memory addresses. | 06 | | (B) | Elaborate the concept of SRAM and DRAM memory with typical memory cell structure. | 06 | | Q.5 | Attempt the following questions. | | | (A) | What is the overall function of a processor's control unit? A stack is implemented show the sequence of micro-operations for | 06 | | | a. popping b. pushing the stack PUSH 10 PUSH 70 PUSH 8 ADD PUSH 20 SUB MUL | | | (B) | What is the difference between a hardwired implementation and a microprogrammed implementation of a control unit? | 06 | | Q.6 | Attempt any two questions. | | | (A) | In virtually all systems that include DMA modules, DMA access to main memory is given priority than CPU access to main memory. Why? | 06 | | ( <b>B</b> ) | What is the meaning of each of the four states in the MESI protocol? Can you foresee any problem with the write-once cache approach on bus-based multiprocessors? If so, suggest a solution. | 06 | | (c) | How does instruction pipelining enhance system performance? Elaborate your answer using RISC instruction stages. | 06 | ## DR. BABASAHEB AMBEDKAR TECHNOLOGICAL UNIVERSITY, LONERE ## Winter Examination – 2022 Course: B. Tech. Branch: Computer Science & Engineering Semester: III Subject Code & Name: (BTCOC304)Computer Architecture & Organization Max Marks: 60 Date: Duration: 3 Hr. ## Instructions to the Students: - 1. All the questions are compulsory. - 2. The level of question/expected answer as per OBE or the Course Outcome (CO) on which the question is based is mentioned in ( ) in front of the question. - 3. Use of non-programmable scientific calculators is allowed. - 4. Assume suitable data wherever necessary and mention it clearly. | | | (Level/CO) | Marks | |------------|---------------------------------------------------------------------------------------|------------|-------| | Q. 1 | Solve Any Two of the following. | | 12 | | A) | Explain the different components of Central Processing Unit? | Understand | 6 | | B) | Explain different types of memories with examples? | Remember | 6 | | C) | Explain with neat diagram computer components top-level view? | Analysis | 6 | | 0.2 | Solve Any Two of the following. | | 12 | | Q.2 | · | D 1 | | | A) | Explain different types of instructions sets. | Remember | 6 | | B) | Explain different addressing modes. | Analysis | 6 | | C) | Explain the architecture of RISC and CISC processor. | Understand | 6 | | Q. 3 | Solve Any One of the following. | | 12 | | <b>A</b> ) | Explain the function of ALU. | Understand | 6 | | <b>B</b> ) | Briefly explain the following representations: sign magnitude, two com- | Synthesis | 6 | | C) | plement. What are the four essential elements of a number in floating-point notation? | Analysis | 6 | | Q.4 | Solve Any Two of the following. | | 12 | | A) | Explain types of semiconductor memories technologies. | Understand | 6 | | B) | Explain memory hierarchy in computer system. | Remember | 6 | | C) | Explain the working of optical memory. | Understand | 6 | | Q. 5 | Solve Any One of the following. | | 12 | | <b>A</b> ) | Explain Programmed I/O module and Interrupt driven I/O. | Understand | 6 | | <b>B</b> ) | Explain Input/output organization of computer system. | Remember | 6 | | C) | Explain the Flynn's classification. | Analysis | 6 | | | | | | | | DR. BABASAHEB AMB | EDKAR TECHNOLOGIC | CAL UNIVERSITY, LONERE | | |------------|----------------------------------------------|--------------------------------|------------------------|-----| | | Supple | ementary Examination – Su | ummer 2022 | | | | Course: B. Tech.SE | Branch :CSE | Semester :-III | | | | Subject Code & Name:Cor | nputer Architecture & Or | ganization (BTCOC304) | | | | Max Marks: 60 | Date: | Duration: 3 Hr. | | | | which the question is 3. Use of non-programs | compulsory. | is allowed. | | | | | | (Level/CO) | Mar | | Q. 1 | Solve Any Two of the follo | wing. (This is just a sample | instruction) | | | A) | Write a note on ALU desig | n. | | | | B) | Write a note on computer | components. | | | | <b>C</b> ) | Define terms: Single-cycle | and multi-cycle Implemen | tation | | | Q.2 | Solve Any Two of the follo | wing. (This is just a sample | instruction) | | | A) | Explain RISC and CISC a | rchitecture. | | | | <b>B</b> ) | Draw and explain single-cy | vcle datapath for the memo | ory instructions, | | | C) | Explain in detail elements | of Bus design. | | | | Q. 3 | Solve Any One of the follow | wing. (This is just a sample i | instruction) | | | A) | Explain the following addr | essing modes: i]Immediate | e ii]Indirect | | | <b>B</b> ) | Write a short note on Disk | Storage. | | | | <b>C</b> ) | Draw and explain in detail fault. | the concept of virtual men | nory with page | | | Q.4 | Solve Any Two of the follo | wing. (This is just a sample | instruction) | | | <b>A</b> ) | Draw and explain RAID le | vels in detail. | | 0 | | <b>B</b> ) | Write a note on the Hardw | ired Control unit. | | | | C) | Write a note on Magnetic t | ape and Optical Memory. | | | | Q. 5 | Solve Any One of the follow | wing. (This is just a sample i | instruction) | | | <b>A</b> ) | Define and explain in detai | l Data Hazard with examp | les. | | | <b>B</b> ) | Draw and explain in detail Memory Hierarchy. Difference between | | 06 | |------------|-----------------------------------------------------------------|--|----| | | main memory and cache memory. | | | | <b>C</b> ) | What is DMA?Draw typical DMA module diagram. | | 06 | | | *** End *** | | | The grid and the borders of the table will be hidden before final printing. ## DR. BABASAHEB AMBEDKAR TECHNOLOGICAL UNIVERSITY, LONERE **Regular & Supplementary Winter Examination – 2023** Course: B. Tech. Branch: Computer Engineering and Allied Semester: III Subject Name & Code: Computer Architecture & Organization (BTCOC304) Max. Marks: 60 Date:09/01/2024 Duration: 3 Hr. ## Instructions to the Students: - *All the questions are compulsory.* - 2 The level of question/expected answer as per OBE or the Course Outcome (CO). on which the question is based is mentioned in () in front of the question. - 3 Use of non-programmable scientific calculators is allowed. - 4 Assume suitable data wherever necessary and mention it clearly. | | | (Level/CO) | Marks | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------| | <b>Q.1</b> ) | Solve Any Two of the following. | | 12 | | A) | Explain top level view of computer components with neat labelled diagram? | Understand | 6 | | B) | Describe the Fetch-Decode-Execute cycle in the CPU. Explain the role of each stage in the execution of the instructions cycle? | Understand | 6 | | C) | Discuss the role of buses in computer organization. Explain the different types of buses and their functions? | Understand | 6 | | Q.2) | Solve Any Two of the following. | | 12 | | A) | Discuss the assembly language programming. How does it differ from a high-level programming language? | Remember | 6 | | <b>B</b> ) | Describe the concept of Addressing Modes. Give the list of addressing modes and explain- a) Register Indirect Addressing Mode b) Direct Addressing Mode | Understand | 6 | | <b>C</b> ) | Write a short note on- 1) RISC 2) CISC | Understand | 6 | | Q.3) | Solve Any Two of the following. | | 12 | | A) | Explain Integer representation in detail? | Understand | 6 | | <b>B</b> ) | Represent the decimal values 12, -10 and 15 assigned eight-bit numbers in the following binary formats- a) Signed magnitude b) 1's Complement c) 2's Complement | Analyze | 6 | | C) | Subtract $(11011)_2$ - $(10011)_2$ using 1's complement & 2's complement method. | Analyze | 6 | | <b>Q.4</b> ) | Solve Any Two of the following. | | 12 | |--------------|-----------------------------------------------------------------------------------------------------------------|------------|----| | A) | Write a short note on- 1) RAM 2) ROM | Remember | 6 | | <b>B</b> ) | Explain RAID memory in detail? | Understand | 6 | | C) | Explain the magnetic Disk. Discuss the advantages and disadvantages of magnetic disk using as a storage medium? | Understand | 6 | | Q.5) | Solve Any Two of the following. | | 12 | | A) | What is instruction pipelining, and what advantages does it offer in modern processors? | Understand | 6 | | <b>B</b> ) | Explain the Microprogrammed Control Unit? | Remember | 6 | | <b>C</b> ) | Differentiate between Interrupt driven I/O & Programmed I/O? | Understand | 6 | | | *** End *** | | |